# A CMOS Multi-Phase Injection-Locked Frequency Divider for V-Band Operation

Mohammad Farazian, Student Member, IEEE, Prasad S. Gudem, and Lawrence E. Larson, Fellow, IEEE

Abstract—An inductor-less injection-locked frequency divider for high-speed frequency synthesis at V-band is presented. It achieves division by six and operates up to 65 GHz. In addition, it can achieve division ratios of four and two when 44 GHz or 22 GHz input signals are applied, respectively. Implemented in a 0.13  $\mu$ m digital CMOS technology, the divider draws an average current of 18 mA, and the core area is 0.026 mm<sup>2</sup>.

*Index Terms*—Frequency divider (FD), inductor-less design methodology, injection-locking, locking range, ring-oscillator, self-resonance frequency (SRF).

# I. INTRODUCTION

**H** IGH-SPEED frequency dividers are key building blocks in the implementation of high-frequency phase locked loops (PLLs). There have been many efforts to implement low power, area efficient, frequency dividers for V-band [1], [2]. Implementing dividers with division ratios of larger than two can ease frequency synthesis at high frequencies and reduce power consumption and die area. Static frequency dividers work well up to a fraction of the transition frequency  $(f_T)$ , and above that limit their power consumption becomes extremely high. Moreover, they require a large signal swing, which is not easy to achieve at frequencies close to  $f_T$ . In addition, static frequency dividers usually achieve a division ratio of two, and to achieve larger division ratios, a cascade is required.

Injection-locked frequency dividers can work at higher frequencies compared to static frequency dividers. However, they usually suffer from a narrow input frequency locking range. Several groups have reported regenerative, or injection-locked, dividers working at frequencies up to 70 GHz [1]–[3]. However most designs cannot supply quadrature phases at the output. Furthermore, these architectures are inductor-based, which may require a large die area.

The goal of this research is to implement multi-phase frequency dividers capable of operating at frequencies close to  $f_T$ with division ratios of larger than two. For compatibility with digital CMOS technology, the frequency divider must be able to operate at supply voltages as low as 1.2 V, and an inductor-less design methodology is adopted which leads to a smaller die area. But the power consumption of such an approach may be higher in the absence of tunable circuits and inductors.

Manuscript received October 01, 2008; revised October 14, 2008. First published March 24, 2009; current version published April 08, 2009.

M. Farazian and L. E. Larson are with the Department of Electrical and Computer Engineering, University of California San Diego, La Jolla, CA 92093 USA (e-mail: mfarazian@ucsd.edu; larson@ece.ucsd.edu).

P. S. Gudem is with Qualcomm, Inc., San Diego, CA 92121 USA.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LMWC.2009.2015509



Fig. 1. (a) N-stage ring-oscillator, (b) resistive load differential pair delay cell.

# II. INJECTION-LOCKED FREQUENCY DIVIDER DESIGN

Consider an N-stage ring-oscillator [Fig. 1(a)]. As shown in [4], the oscillation frequency of the ring-oscillator is given by

$$f_{\rm osc} \approx \frac{1}{2NR_L C_L \ln 2} \tag{1}$$

where  $R_L$  and  $C_L$  are respectively the equivalent resistance and capacitance at the output of each delay cell.

At the oscillation frequency, each stage must introduce a phase shift of  $\pi/N$  to satisfy the criteria for oscillation. This ring-oscillator can be implemented using the differential pair delay stage with resistive load shown in Fig. 1(b). However, more than two delay stages are required to meet the phase shift requirement. Here, we generate quadrature phases at the output, so a ring oscillator is required with at least four delay stages, when the delay stage in Fig. 1(b) is used. Increasing the number of stages beyond four increases the area and power dissipation, and reduces the achievable self-resonance frequency (SRF).

To analyze injection-locking in ring-oscillators, we use the nonlinear ILFD model introduced in [5], which is shown in Fig. 2. The input signal is injected to the tail current source of the first delay stage of the ring-oscillator, which is modeled as a single-balanced mixer. The function  $f(\cdot)$  models the nonlinearity caused by the differential pair in commutating the tail current. The nonlinearity of  $f(\cdot)$  introduces harmonics of  $\omega_o$  prior to mixing. In this case the current at the mixer output [drain current of M1 in Fig. 1(b)] can be written as

$$I_D = g_m A_{\rm inj} \sin(\omega_{\rm inj} t + \phi_{\rm inj}) f(V_O) \tag{2}$$

where  $g_m$  is the transconductance of the tail current source (MT) in Fig. 1(b). For simplicity, the LO-to-output leakage of the single balanced mixer is not considered in (2). It can be shown that this term does not contribute to the locking range or division ratio of the ILFD.

1531-1309/\$25.00 © 2009 IEEE



Fig. 2. Nonlinear model for ring-oscillator based ILFD [4].

Since  $V_O$  is a periodic signal,  $f(V_O)$  can be expressed using a Fourier series expansion of the harmonics

$$f(V_O) = \sum_{k=-\infty}^{\infty} a_k e^{jk\omega_o t}$$
(3)

where  $a_k$  coefficients are the Fourier coefficients of the output. If  $V_O$  is large enough, has a 50% duty cycle and the nonlinearity of the  $f(\cdot)$  has odd symmetry, and we can estimate  $f(\cdot)$  by a  $\pm 1$  square wave. In this case, the differential output current of the mixer can be expressed as

$$I_D = \sum_{k=1}^{\infty} (\pm) \frac{2g_m A_{\text{inj}}}{(2k-1)\pi} \times \cos\left[\omega_{\text{inj}}t + \phi_{\text{inj}} \mp (2k-1)\omega_o t\right]. \quad (4)$$

The LPF removes the high-frequency mixing components, and only those that satisfy the following condition survive:

$$|\omega_{\rm inj} - (2k-1)\omega_o| = \omega_o. \tag{5}$$

Assuming  $\omega_{inj} > (2k-1)\omega_0$  (low side injection in the mixer), it can be concluded that

$$\frac{\omega_o}{\omega_{\rm inj}} = \frac{1}{2k}.$$
(6)

The ILFD must be locked to the 2kth harmonic of its SRF. In this case  $\omega_{inj}$  and the  $(2k - 1)^{th}$  harmonic of the SRF ( $\omega_0$ ) satisfy (5). On the other hand, the  $(2k + 1)^{th}$  harmonic of the SRF, which corresponds to high-side injection in the mixer, also satisfies (5). Therefore, after low-pass filtering, (4) can be simplified as follows:

$$I_D \cong \frac{4g_m A_{\text{inj}}}{\pi (4k^2 - 1)} \times (2k \cos \phi_{\text{inj}} \cos \omega_o t - \sin \phi_{\text{inj}} \sin \omega_o t).$$
(7)

. .

The upper limit of the mixer output current derived in (7) is therefore

$$|I_{D_{\max}}|_{\omega=\omega_o} < 4g_m A_{inj} \frac{2k}{\pi(4k^2 - 1)}.$$
 (8)

As can be seen in (7) and (8), the mixer output current drops inversely with the division ratio. This leads to a reduction of the input sensitivity of the ILFD when injection-locked to higherorder harmonics of  $\omega_o$ . This leads to the well-known narrower input frequency range for larger division ratios. In this work, we use a tuning mechanism to compensate for this problem.



Fig. 3. Four stage ring-oscillator based ILFD.



Fig. 4. In-phase and quadrature phases at the output of ILFD operated in the divide-by-6 mode,  $f_{\rm in} = 55$  GHz.

#### III. CIRCUIT IMPLEMENTATION

The quadrature output ring-oscillator based ILFD is shown in Fig. 3. It consists of four delay stages. This divider generates eight different phases of the output signal.

Compared to two or three-stage ring-oscillators, a four-stage ring-oscillator relaxes the gain requirement of each stage to meet the loop gain criteria. As a result, a smaller load resistor is used in the delay cell, which will allow the ring-oscillator to achieve a higher self-resonance frequency, but this will increase the required power consumption to achieve the desired voltage swing. As was discussed in Section II, the ILFD needs some tuning mechanism to overcome the narrow locking range problem. An additional tuning element will add some parasitics, and limit the maximum achievable SRF, so the SRF is tuned by changing the bias current of each delay cell. Changing the bias current directly affects the output impedance of each cell, which changes the SRF of the ring-oscillator, as shown in (1).

# **IV. MEASUREMENT RESULTS**

This frequency divider is implemented in an IBM 0.13  $\mu$ m CMOS technology. The differential quadrature phases of the output when the ILFD is operating as a divide-by-6 are shown in Fig. 4. The I/Q phase and amplitude mismatch are roughly 4° and 0.5 dB for a 55 GHz input.

Input sensitivity curves at different division ratios are plotted in Fig. 5. This ILFD achieves a locking range of roughly 5.5 GHz when operated as a divide-by-two, a locking range of 1.4 GHz when operated as a divide-by-four, and 1 GHz for divide-by-six mode.

harmonics of  $\omega_o$ . This leads to the well-known narrower frequency range for larger division ratios. In this work, we tuning mechanism to compensate for this problem. Authorized licensed use limited to: Univ of Calif San Diego. Downloaded on October 20,2024 at 11:27:38 UTC from IEEE Xplore. Restrictions apply.



Fig. 5. Input sensitivity curves for different modes of operation.



Fig. 6. Input frequency range for divide-by-six mode when external tuning is applied.



Fig. 7. Phase noise, and SRF for divide-by-six mode vs. external tuning.

These curves show the possibility of extending the effective input range of the ILFD to 51–65 GHz. Moreover, this tuning capability provides margin to compensate for process variations.

Fig. 7 shows the measured SRF and the measured phase noise of the ILFD, when operated as a divide-by-six, for different values of external tuning. As is shown in this figure, the phase noise is better than -110 dBc/Hz at 1 MHz offset for all the values of external tuning.



Fig. 8. Chip microphotograph.

 TABLE I

 PERFORMANCE COMPARISON WITH RECENT V-BAND DIVIDERS

| Reference       | [1]                  | [2]                  | This Work             |
|-----------------|----------------------|----------------------|-----------------------|
| Input Frequency | 70GHz                | 70GHz                | 65GHz                 |
| Output phases   | 1                    | 2                    | 4 (Capable of 8)      |
| Division Ratio  | 4                    | 2                    | 6                     |
| Lock Range      | 1.3%                 | 9.4%                 | 1.5%                  |
| Tuning Range    | 63-72GHz             | No tuning            | 51-65GHz              |
| Input Level     | 0 dBm                | -2 dBm               | 0 dBm                 |
| Phase Noise     | -                    | -114 dBc/Hz          | -110115 dBc/Hz        |
| (@ 1MHz offset) |                      |                      |                       |
| Technology      | 90nm                 | 130nm                | 130nm                 |
| Supply current  | 5.5mA                | 5mA                  | 12-24mA               |
| Die Size        | $0.014 \text{ mm}^2$ | $0.120 \text{ mm}^2$ | 0.026 mm <sup>2</sup> |

The performance of this ILFD is compared with other published CMOS V-band frequency dividers, and is summarized in Table I. Fig. 8 shows the chip microphotograph.

## V. CONCLUSION

A CMOS V-Band multi-phase divide-by-six ring-oscillatorbased ILFD is presented. The divider also achieves division ratios of four and two when 44 GHz or 22 GHz signals are applied respectively. It does not contain any on-chip inductor nor on-chip transformer, and the core area is 0.026 mm<sup>2</sup>. This work demonstrates the possibility of designing compact, low-noise, multi-phase frequency dividers at frequencies close to  $(f_T)$  with CMOS technology.

## ACKNOWLEDGMENT

The authors would like to thank D. Kimball and C. Vu, CalIT2, Dr. X. Wang and Dr. W. Ni, IBM Microelectronics, for support with chip fabrication, the staff of the UCSD Center for Wireless Communications and its member companies, and Dr. J. Foerster, Intel.

#### REFERENCES

- K. Yamamoto and M. Fujishima, "70 GHz CMOS harmonic injectionlocked divider," in *IEEE ISSCC Tech. Dig.*, Feb. 2006, pp. 2472–2481.
- [2] B. Razavi, "Heterodyne phase locking: A technique for high-frequency division," in *IEEE ISSCC Tech. Dig.*, Feb. 2007, pp. 428–429.
- [3] G. von Buren, C. Kromer, F. Ellinger, A. Huber, M. Schmatz, and H. Jackel, "A combined dynamic and static frequency divider for a 40 GHz PLL in 80 nm CMOS," in *IEEE ISSCC Tech. Dig.*, Feb. 2006, pp. 2462–2471.
- [4] A. Mirzaei, M. Heidari, R. Bagheri, and A. Abidi, "Multi-phase injection widens lock range of ring-oscillator-based frequency dividers," *IEEE J. Solid-State Circuits*, vol. 43, no. 3, pp. 656–671, Mar. 2008.
- [5] R. Betancourt-Zamora, S. Verma, and T. Lee, "1-GHz and 2.8-GHz CMOS injection-locked ring oscillator prescalers," in *Proc. Symp. VLSI Circuits Tech. Dig.*, 2001, pp. 47–50.